Master's thesis of Engineering: Radiation hard FPGA configuration techniques using silicon on sapphire

Ngày đăng: 03/07/2025 | 2 lượt xem | 0 download | PDF | 101 trang
Vui lòng tải xuống để xem tài liệu đầy đủ
Tài liệu gồm những loại file:

Độc giả nói gì về "Master's thesis of Engineering: Radiation hard FPGA configuration techniques using silicon on sapphire"

0.0
0 đánh giá
5
0
4
0
3
0
2
0
1
0
Chưa có đánh giá nào cho tài liệu này.
Mô tả nội dung
Once entirely the domain of space-borne applications, the effects of high energy charged particles on electronics systems is now also a concern for terrestrial devices. Reconfigurable components such as FPGAs are particularly vulnerable to radiation single event effects (SEU) as they carry a large amount of memory within a relatively small amount of circuit area. This thesis presents a Silicon on Insulator (SOI) based configuration memory system in a radiation hard reconfiguration system. The SOI technology used in this particular work is Silicon on Sapphire, where Sapphire is used as the body insulator.
Loading...
Đang tải file PDF...